עדיין מחפשים עבודה במנועי חיפוש? הגיע הזמן להשתדרג!
במקום לחפש לבד בין מאות מודעות – תנו ל-Jobify לנתח את קורות החיים שלכם ולהציג לכם רק הזדמנויות שבאמת שוות את הזמן שלכם מתוך מאגר המשרות הגדול בישראל.
השימוש חינם, ללא עלות וללא הגבלה.
About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
Built on decades of expertise and execution, Marvell’s custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role, you’ll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, and networking applications.
What You Can Expect
You will work with a global team on both the physical design of complex chips as well as the methodology to enable an efficient and robust design process. Every day, you’ll be working hands-on to triage workflows, whether you’re running RTL code through synthesis and place and route (PnR) tools to create the physical view of the chip, analyzing performance by running timing analysis, verifying a robust power grid by performing EMIR analysis, etc. There are many sign-off checks that need to happen to verify that the database is ready to move on to the next level, and it’s your responsibility to review completed runs for errors or create optimizations from successful runs.
What We're Looking For
To be successful in this role you must:
- Bachelor’s, Master’s, or PhD degree in Electrical Engineering, Computer Engineering, or a related field.
- 3+ years of experience in physical design with a focus on block-level PNR for advanced CMOS process nodes (e.g., 7nm, 5nm, or below).
- Working experience with industry-standard EDA tools for physical design, including Cadence Genus and Innovus, and Synopsys IC Compiler and Fusion Compiler.
- Working knowledge of static timing analysis tools such as Tempus or PrimeTime and EM/IR-Drop/Crosstalk analysis tools like Voltus or PrimeRail is advantageous.
- Working knowledge of physical verification and formal verification tools (e.g., Calibre, LEC, Formality) is advantageous.
- Enjoy learning by doing the work and having access to guides and a mentor.
- Be willing to raise your hand and volunteer for learning opportunities you may not have experienced before.
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Interview Integrity
As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.
Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.
This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.
במקום לחפש לבד בין מאות מודעות – תנו ל-Jobify לנתח את קורות החיים שלכם ולהציג לכם רק הזדמנויות שבאמת שוות את הזמן שלכם מתוך מאגר המשרות הגדול בישראל.
השימוש חינם, ללא עלות וללא הגבלה.
שאלות ותשובות עבור משרת Senior Engineer, Physical Design
בתפקיד Senior Engineer, Physical Design ב-Marvell Technology, תעבוד על תכנון פיזי ומתודולוגיה עבור שבבי מעבדים עתידיים בעלי ביצועים גבוהים, המיועדים ליישומי שרתים, 5G/6G ורשתות. תהיה אחראי על תהליכי תכנון מורכבים, כולל הרצת קוד RTL דרך כלי סינתזה ו-PnR, ניתוח ביצועים, אימות רשת חשמל חזקה באמצעות ניתוח EMIR, ובדיקות אימות שונות כדי להבטיח שהתכנון מוכן לשלבים הבאים.
משרות נוספות מומלצות עבורך
-
Senior Engineer, Physical Design
-
יקנעם עילית
Marvell Technology
-
-
Experienced Physical Design Engineer
-
מיקום לא צוין
Mobileye
-
-
Experienced Full Chip Timing Designer
-
פתח תקווה
Intel Corporation
-
-
Experienced Full Chip Timing Designer
-
פתח תקווה
Intel
-
-
AE Physical Designer
-
פתח תקווה
Cadence
-
-
CAD Engineer - Static Timing Analysis & Physical Design
-
חיפה
Apple
-